Job Description

  • Partner with ML and Software teams as a key hardware domain expert, translating complex silicon constraints into actionable insights for model training and agentic design

  • Develop high-quality RTL libraries, IP blocks and processor designs that serve as training data and composable parts of our environment

  • Build and maintain an ecosystem of benchmarks and reference designs used to evaluate and increase the design velocity of our tools

  • Execute and refine novel chip design methodologies, from architectural specs to synthesized netlists to complete bitstreams to identify where AI can optimize the flow

  • Generate and curate massive datasets of syntactic and semantic hardware code to improve model robustness

  • Implement robust verification environments, writing the SystemVerilog/UVM testbenches and assertions with our tools that ensure our generated designs are correct-by-construction

  • ...

    Ready to Apply?

    Take the next step in your AI career. Submit your application to TEEMA today.

    Submit Application